2016-04-11 14:11:34 +02:00
|
|
|
.section .text.start
|
|
|
|
.align 4
|
2016-02-13 17:29:56 +01:00
|
|
|
.arm
|
|
|
|
|
2017-08-08 23:04:17 -03:00
|
|
|
#include <arm.h>
|
2017-08-12 16:04:20 -03:00
|
|
|
#include <brf.h>
|
2017-10-26 20:27:02 -03:00
|
|
|
#include <entrypoints.h>
|
2018-02-07 00:33:51 +01:00
|
|
|
#include "memmap.h"
|
2017-08-08 23:04:17 -03:00
|
|
|
|
2017-07-27 18:28:27 +02:00
|
|
|
.global _start
|
2016-02-13 17:29:56 +01:00
|
|
|
_start:
|
2017-09-26 19:56:19 -03:00
|
|
|
@ Disable interrupts
|
2019-04-09 09:33:52 -03:00
|
|
|
msr cpsr_c, #(SR_SVC_MODE | SR_NOINT)
|
2017-07-27 18:28:27 +02:00
|
|
|
|
2017-09-26 19:56:19 -03:00
|
|
|
@ Preserve boot registers
|
2017-10-26 20:27:02 -03:00
|
|
|
mov r8, r0
|
|
|
|
mov r9, r1
|
|
|
|
mov r10, r2
|
|
|
|
mov r11, r3
|
2017-02-23 14:33:09 +01:00
|
|
|
|
2017-09-26 19:56:19 -03:00
|
|
|
@ Clear bss
|
|
|
|
ldr r0, =__bss_start
|
|
|
|
ldr r1, =__bss_end
|
|
|
|
mov r2, #0
|
|
|
|
.LBSS_Clear:
|
|
|
|
cmp r0, r1
|
|
|
|
strlo r2, [r0], #4
|
|
|
|
blo .LBSS_Clear
|
2017-05-26 01:51:14 +02:00
|
|
|
|
2017-09-26 19:56:19 -03:00
|
|
|
ldr r0, =BRF_WB_INV_DCACHE
|
|
|
|
blx r0 @ Writeback & Invalidate Data Cache
|
|
|
|
ldr r0, =BRF_INVALIDATE_ICACHE
|
|
|
|
blx r0 @ Invalidate Instruction Cache
|
2017-05-26 01:51:14 +02:00
|
|
|
|
2017-09-26 19:56:19 -03:00
|
|
|
@ Disable caches / DTCM / MPU
|
2019-04-09 09:33:52 -03:00
|
|
|
ldr r1, =(CR_MPU | CR_DCACHE | CR_ICACHE | CR_DTCM | CR_TCM_LOAD)
|
|
|
|
ldr r2, =(CR_ITCM)
|
2017-08-12 16:04:20 -03:00
|
|
|
mrc p15, 0, r0, c1, c0, 0
|
|
|
|
bic r0, r1
|
|
|
|
orr r0, r2
|
|
|
|
mcr p15, 0, r0, c1, c0, 0
|
2017-02-23 14:33:09 +01:00
|
|
|
|
2017-09-26 19:56:19 -03:00
|
|
|
@ Give full access to defined memory regions
|
|
|
|
ldr r0, =0x33333333
|
|
|
|
mcr p15, 0, r0, c5, c0, 2 @ write data access
|
|
|
|
mcr p15, 0, r0, c5, c0, 3 @ write instruction access
|
2017-03-10 12:22:30 +01:00
|
|
|
|
2017-09-26 19:56:19 -03:00
|
|
|
@ Set MPU regions and cache settings
|
2017-10-26 20:27:02 -03:00
|
|
|
ldr lr, =__mpu_regions
|
|
|
|
ldmia lr, {r0-r7}
|
|
|
|
mov lr, #0b00101000
|
|
|
|
mcr p15, 0, r0, c6, c0, 0
|
|
|
|
mcr p15, 0, r1, c6, c1, 0
|
|
|
|
mcr p15, 0, r2, c6, c2, 0
|
|
|
|
mcr p15, 0, r3, c6, c3, 0
|
|
|
|
mcr p15, 0, r4, c6, c4, 0
|
|
|
|
mcr p15, 0, r5, c6, c5, 0
|
|
|
|
mcr p15, 0, r6, c6, c6, 0
|
|
|
|
mcr p15, 0, r7, c6, c7, 0
|
|
|
|
mcr p15, 0, lr, c3, c0, 0 @ Write bufferable
|
|
|
|
mcr p15, 0, lr, c2, c0, 0 @ Data cacheable
|
|
|
|
mcr p15, 0, lr, c2, c0, 1 @ Inst cacheable
|
|
|
|
|
|
|
|
@ Enable DTCM
|
2017-09-26 19:56:19 -03:00
|
|
|
ldr r0, =0x3000800A
|
|
|
|
mcr p15, 0, r0, c9, c1, 0 @ set the DTCM Region Register
|
2017-08-12 16:04:20 -03:00
|
|
|
|
2017-10-26 20:27:02 -03:00
|
|
|
@ Fix SDMC mounting
|
2018-05-29 01:59:59 +02:00
|
|
|
@ (this is done in sdmmc.c instead)
|
|
|
|
@ mov r0, #0x10000000
|
|
|
|
@ mov r1, #0x340
|
|
|
|
@ strh r1, [r0, #0x20]
|
2019-04-09 09:33:52 -03:00
|
|
|
|
2018-01-24 23:32:06 +01:00
|
|
|
@ Setup heap
|
|
|
|
ldr r0, =fake_heap_start
|
|
|
|
ldr r1, =__HEAP_ADDR
|
|
|
|
str r1, [r0]
|
|
|
|
|
|
|
|
ldr r0, =fake_heap_end
|
|
|
|
ldr r1, =__HEAP_END
|
|
|
|
str r1, [r0]
|
2016-04-21 15:28:53 +02:00
|
|
|
|
2017-09-26 19:56:19 -03:00
|
|
|
@ Install exception handlers
|
|
|
|
ldr r0, =XRQ_Start
|
|
|
|
ldr r1, =XRQ_End
|
|
|
|
ldr r2, =0x00000000
|
|
|
|
.LXRQ_Install:
|
|
|
|
cmp r0, r1
|
|
|
|
ldrlo r3, [r0], #4
|
|
|
|
strlo r3, [r2], #4
|
|
|
|
blo .LXRQ_Install
|
|
|
|
|
2017-10-26 20:27:02 -03:00
|
|
|
@ Enable caches / DTCM / select low exception vectors
|
2019-04-09 09:33:52 -03:00
|
|
|
ldr r1, =(CR_ALT_VECTORS | CR_V4TLD)
|
|
|
|
ldr r2, =(CR_MPU | CR_DCACHE | CR_ICACHE | CR_DTCM)
|
2017-10-26 20:27:02 -03:00
|
|
|
mrc p15, 0, r0, c1, c0, 0
|
|
|
|
bic r0, r1
|
|
|
|
orr r0, r2
|
|
|
|
mcr p15, 0, r0, c1, c0, 0
|
2016-05-01 15:38:57 +02:00
|
|
|
|
2017-10-26 20:27:02 -03:00
|
|
|
@ Switch to system mode, disable interrupts, setup application stack
|
2019-04-09 09:33:52 -03:00
|
|
|
msr cpsr_c, #(SR_SYS_MODE | SR_NOINT)
|
2018-02-07 00:33:51 +01:00
|
|
|
ldr sp, =__STACK_TOP
|
2017-08-12 16:04:20 -03:00
|
|
|
|
2017-10-26 20:27:02 -03:00
|
|
|
@ Check entrypoints
|
|
|
|
|
|
|
|
@ b9s
|
2017-09-26 19:56:19 -03:00
|
|
|
ldr r3, =0xBEEF
|
2017-10-26 20:27:02 -03:00
|
|
|
lsl r2, r10, #16
|
|
|
|
lsr r2, r2, #16
|
2017-09-26 19:56:19 -03:00
|
|
|
cmp r2, r3
|
|
|
|
|
2017-10-26 20:27:02 -03:00
|
|
|
moveq r0, r8
|
|
|
|
moveq r1, r9
|
|
|
|
moveq r2, #(ENTRY_B9S)
|
|
|
|
beq .Lboot_main
|
|
|
|
|
|
|
|
@ ntrboot
|
|
|
|
ldr r4, =0x1FFFE00C
|
|
|
|
ldr r5, =0x1FFFE010
|
|
|
|
|
|
|
|
ldrd r6, r7, [r5]
|
|
|
|
orr r6, r6, r7
|
|
|
|
cmp r6, #0
|
|
|
|
ldreqb r6, [r4, #1]
|
|
|
|
ldreqb r7, [r4, #3]
|
|
|
|
cmpeq r6, #0
|
|
|
|
cmpeq r7, #2
|
|
|
|
|
|
|
|
moveq r0, #0
|
|
|
|
moveq r1, #0
|
|
|
|
moveq r2, #(ENTRY_NTRBOOT)
|
|
|
|
beq .Lboot_main
|
|
|
|
|
|
|
|
@ nandboot
|
|
|
|
ldrd r6, r7, [r5]
|
|
|
|
orr r6, r6, r7
|
|
|
|
cmp r6, #0
|
|
|
|
beq .Lentrycheck_firmboot_end
|
|
|
|
ldrb r6, [r4, #0]
|
|
|
|
cmp r6, #0
|
|
|
|
moveq r0, #0
|
|
|
|
moveq r1, #0
|
|
|
|
moveq r2, #(ENTRY_NANDBOOT)
|
|
|
|
beq .Lboot_main
|
|
|
|
.Lentrycheck_firmboot_end:
|
|
|
|
|
|
|
|
@ Unknown
|
|
|
|
mov r0, #0
|
|
|
|
mov r1, #0
|
|
|
|
mov r2, #(ENTRY_UNKNOWN)
|
|
|
|
|
|
|
|
|
|
|
|
.Lboot_main:
|
|
|
|
mov lr, #0
|
2019-04-09 09:33:52 -03:00
|
|
|
ldr pc, =main
|
2017-09-26 19:56:19 -03:00
|
|
|
|
2017-08-12 16:04:20 -03:00
|
|
|
|
|
|
|
__mpu_regions:
|
2017-08-16 19:43:08 -03:00
|
|
|
.word 0xFFFF001F @ FFFF0000 64k | bootrom (unprotected / protected)
|
2017-08-12 16:04:20 -03:00
|
|
|
.word 0x3000801B @ 30008000 16k | dtcm
|
2017-10-26 20:27:02 -03:00
|
|
|
.word 0x00000035 @ 00000000 128M | itcm (+ mirrors)
|
2017-08-12 16:04:20 -03:00
|
|
|
.word 0x08000029 @ 08000000 2M | arm9 mem (O3DS / N3DS)
|
|
|
|
.word 0x10000029 @ 10000000 2M | io mem (ARM9 / first 2MB)
|
|
|
|
.word 0x20000037 @ 20000000 256M | fcram (O3DS / N3DS)
|
|
|
|
.word 0x1FF00027 @ 1FF00000 1M | dsp / axi wram
|
|
|
|
.word 0x1800002D @ 18000000 8M | vram (+ 2MB)
|